Performance Analysis of 5:2 compressor with 58 transistors
Date
Journal Title
Journal ISSN
Volume Title
Publisher
IOP Publishing
Abstract
Abstract In the present generation of VLSI domain, designing a circuit with less power, area, and delay has become challenge for every designer. In this article we have design and implemented a design for 5:2 compressor which is the vital component in CMOS multiplier circuits. The proposed compressor circuit design requires less transistor count i.e. 58 transistors. The Simulation results of proposed 5:2 compressor has substantially expanded the performance of power delay in contrast to earlier designs.
Description
Citaciones: 1